DSpace
 

Depot Institutionnel de l'UMBB >
Publications Scientifiques >
Communications Internationales >

Veuillez utiliser cette adresse pour citer ce document : http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/3040

Titre: Fault Simulation for Analog Circuits Under Parameter Variations
Auteur(s): Khouas, Abdelhakim
Derieux, Anne
Mots-clés: analog testing,
fault simulation
test optimisation
Date de publication: 2000
Collection/Numéro: Journal of Electronic Testing 16(3);PP. 269-278
Résumé: Analog integrated circuit testing and diagnosis is a very challenging problem. The inaccuracy of measurements, the infinite domain of possible values and the parameter deviations are among the major difficulties. During the process of optimizing production tests, Monte Carlo simulation is often needed due to parameter variations, but because of its expensive computational cost, it becomes the bottleneck of such a process. This paper describes a new technique to reduce the number of simulations required during analog fault simulation. This leads to the optimization of production tests subjected to parameter variations. In Section 1 a review of the state of the art is presented, Section 2 introduces the algorithm and describes the methodology of our approach. The results on CMOS 2-stage opamp and Fifth-order Low-pass switched-capacitor Filter are given in Sections 3 and conclusions in Section 4
URI/URL: http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/3040
Collection(s) :Communications Internationales

Fichier(s) constituant ce document :

Fichier Description TailleFormat
Fault Simulation for Analog Circuits Under Parameter Variations.pdf223,56 kBAdobe PDFVoir/Ouvrir
View Statistics

Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.

 

Valid XHTML 1.0! Ce site utilise l'application DSpace, Version 1.4.1 - Commentaires