DSpace À propos de l'application DSpace
 

Depot Institutionnel de l'UMBB >
Mémoires de Master 2 >
Institut de Génie Electrique et d'Electronique >
Computer >

Veuillez utiliser cette adresse pour citer ce document : http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/11774

Titre: FPGA-Based phasor measurement unit prototype
Auteur(s): Hamrit, Yazid Taha
Maache, Ahmed (Supervisor)
Mots-clés: Field Programmable Gate Array (FPGA)
Fast Fourier Transform (FFT)
Date de publication: 2020
Résumé: This report describes the design and implementation of an SoPC-based Pha-sor Measurement unit which is required in electronic applications where a syn-chronous relationship between the signals needs to be preserved, using the Field Programmable Gate Array (FPGA). However, due to the constraints imposed by the covid19 health crisis, the project only covered the evaluation usage of the FFT core using an analogue input from a potentiometer. This signal is sampled using the Analog to Digital Converters(ADC) on the FPGA board. The design then stores digital data into a local FIFO, which is passed to a 1024-Point FFT hardware core to get the spectrum of the signal and hence calculate the main frequency. The sys-tem uses the Intel DE10 FPGA board (donated by the Intel University Program) and the Quartus Prime suite to design and implement the system and the model was synthesized using Quartus II and targeted at Cyclone-V FPGA. The design was successfully implemented.
Description: 41 p.
URI/URL: http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/11774
Collection(s) :Computer

Fichier(s) constituant ce document :

Fichier Description TailleFormat
YAZID_PROJECT_FINAL.pdf2,85 MBAdobe PDFVoir/Ouvrir
View Statistics

Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.

 

Valid XHTML 1.0! Ce site utilise l'application DSpace, Version 1.4.1 - Commentaires