DSpace À propos de l'application DSpace
 

Depot Institutionnel de l'UMBB >
Publications Scientifiques >
Publications Internationales >

Veuillez utiliser cette adresse pour citer ce document : http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/6506

Titre: Speed-up of High Accurate Analog Test Stimulus
Auteur(s): Khouas, Abdelhakim
Derieux, Anne
Mots-clés: Speed-up
Test Stimulus
Date de publication: 1999
Résumé: Analog integrated circuit testing and diagnosis is a very challenging problem. The inaccuracy of measurements, the innite domain of possible values and the parameter deviations are among the major diOEculties. During the process of optimizing production tests, Monte Carlo simulation is often needed due to parameter variations, but because of its expensive computational cost, it becomes the bottleneck of such a process. This paper describes a new technique to reduce the number of simulations required during analog fault simulation. This leads to the optimization of production tests subjected to parameter variations. In section I a review of the state of the art is presented, section II introduces the algorithm and describes the methodology of our approach. The results on CMOS 2-stage opamp and conclusions are given in sections III and IV
URI/URL: http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/6506
Collection(s) :Publications Internationales

Fichier(s) constituant ce document :

Il n'y a pas de fichiers associés à ce document.

View Statistics

Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.

 

Valid XHTML 1.0! Ce site utilise l'application DSpace, Version 1.4.1 - Commentaires